## Homework #4 of「類比積體電路導論」

作業繳交截止日期: Oct. 29, 2024 12:00 (上傳 E3 數位平台繳交)

本次作業共三大題, 4.1~4.3

請將作業轉成一個 PDF 檔案(file size 小於 10MB),檔名請使用「AIC\_HW4\_自己的學號」(例如: AIC\_HW4\_109700018),於作業繳交截止日期/時間前,上傳到指定的 E3 數位平台繳交。

Unless otherwise stated, in the following problems, use the device data shown in Table 1 and assume that  $V_{DD}=3V$ . The Dielectric constant of gate oxide is 3.9 and  $E_0=8.854\times 10^{-12} F/m$ .

Table 1. Level 1 SPICE models for NMOS and PMOS devices.

| NMOS Model                                                                                                                          |                                                      |                                                                                                                                          |                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{aligned} \text{LEVEL} &= 1\\ \text{NSUB} &= 9\text{e}{+}14\\ \text{TOX} &= 9\text{e}{-}9\\ \text{MJ} &= 0.45 \end{aligned}$ | VTO = 0.7<br>LD = 0.08e-6<br>PB = 0.9<br>MJSW = 0.2  | GAMMA = $0.45$<br>UO = $350$<br>CJ = $0.56e-3$<br>CGDO = $0.4e-9$                                                                        | $\begin{aligned} & \text{PHI} = 0.9 \\ & \text{LAMBDA} = 0.1 \\ & \text{CJSW} = 0.35\text{e}{-11} \\ & \text{JS} = 1.0\text{e}{-8} \end{aligned}$ |
| PMOS Model                                                                                                                          |                                                      |                                                                                                                                          |                                                                                                                                                   |
| $\begin{aligned} \text{LEVEL} &= 1\\ \text{NSUB} &= 5\text{e}{+}14\\ \text{TOX} &= 9\text{e}{-}9\\ \text{MJ} &= 0.5 \end{aligned}$  | VTO = -0.8<br>LD = 0.09e-6<br>PB = 0.9<br>MJSW = 0.3 | $\begin{aligned} & \text{GAMMA} = 0.4 \\ & \text{UO} = 100 \\ & \text{CJ} = 0.94 \\ & \text{CGDO} = 0.3 \\ & \text{e} - 9 \end{aligned}$ | PHI = 0.8<br>LAMBDA = 0.2<br>CJSW = 0.32e-11<br>JS = 0.5e-8                                                                                       |

VTO: threshold voltage with zero  $V_{SB}$  (unit: V)

GAMMA: body-effect coefficient (unit: V<sup>1/2</sup>)

PHI:  $2\Phi_F$  (unit: V)

TOX: gate-oxide thickness (unit: m)

NSUB: substrate doping (unit: cm<sup>-3</sup>)

LD: source/drain side diffusion (unit: m)

UO: channel mobility (unit: cm<sup>2</sup>/V/s)

LAMBDA: channel-length modulation coefficient (unit: V-1)

CJ: source/drain bottom-plate junction capacitance per unit area (unit: F/m<sup>2</sup>)

CJSW: source/drain sidewall junction capacitance per unit length (unit: F/m)

PB: source/drain junction built-in potential (unit: V)

MJ: exponent in CJ equation (unitless)

MJSW: exponent in CJSW equation (unitless)

CGDO: gate-drain overlap capacitance per unit width (unit: F/m)

CGSO: gate-source overlap capacitance per unit width (unit: F/m)

JS: source/drain leakage current per unit area (unit: A/m<sup>2</sup>)

- ► Hint: The calculation of capacitance of MOS.
  - $\bullet \quad C_{ov} = C_{ox}L_D$
  - $\bullet \quad C_{gd} = C_{gd0}W$
  - $\bullet \quad C_{gs} = \frac{2}{3}W(L 2L_D)C_{ox} + WC_{ov}$
  - $\bullet \quad C_{db} = C_{bo}WL_i + C_{sw}(2W + 2L_i)$
  - $L_j = 1.5 \, \mu m \, (length \, of \, junction)$
  - $\bullet \quad C_{bo} = \frac{C_{j}}{(1 + \frac{V_{R}}{PB})^{MJ}} \quad , \quad C_{sw} = \frac{C_{jsw}}{(1 + \frac{V_{R}}{PB})^{MJSW}}$
- 4.1 A source follower is shown in Fig. 4.1.
  - (a) Derive the output impedance Z<sub>out</sub>(S) in terms of g<sub>m</sub>, R<sub>s</sub>, and C<sub>gs</sub>. (20 pts)
  - (b) If the source follower employ a NMOS M1 with  $(W/L)_1 = 50\mu m/0.5\mu m$  and a bias current of 1 mA. Assume that  $\lambda = \gamma = 0$ . M1 is driven by a source impedance  $R_s$  of 20 k $\Omega$ . Source/ drain side diffusion is needed to take into consideration. Explain why the output impedance is inductive (10 pts) and calculate the equivalent inductance seen at the output (10 pts).



4.2 The common-gate stage of Fig. 4.2 is designed with  $(W/L)_1 = 50/0.5$ ,  $I_{D1} = 1$  mA,  $R_D = 2$  k $\Omega$ ,  $R_S = 1$  k $\Omega$ ,  $C_S = 1.012 \times 10^{-13} F$ , and  $C_D = 27.14 fF$ . Assuming  $\lambda = 0$ ,  $\gamma \neq 0$ , and  $V_b = 1.45$ V, determine the input and output poles  $(\omega_{p,in} \text{ and } \omega_{p,out})$  and the low-frequency gain. (30 pts)



4.3 The CS stage of Fig. 4.3 is designed with  $(W/L)_1 = 50/0.5$ ,  $R_S = 2k\Omega$ , and  $R_D = 2k\Omega$ . If  $I_{D1} = 1$  mA, determine the poles and the zero of the circuit. Need to consider  $C_{gs}$ ,  $C_{gd}$  and  $C_{db}$ . Assume  $\lambda$ =0,  $\gamma$ =0. (30 pts)

